# Assignment - 6

## Muhammed Erkmen

## Question1

This circuit is a communication circuit which uses UART. It has receiver (RX) and transmitter (TX) modules. Input is 8 bit length data and output is as input.

## RTL Schematic:





## Testbench results:

As it seems from testbench results, data transmitter and data reciever behaves correctly.



# Timing Report:

| Timing                       |            | Setup   Hold   Pulse Width |
|------------------------------|------------|----------------------------|
| Worst Negative Slack (WNS):  | -1.159 ns  |                            |
| Total Negative Slack (TNS):  | -11.223 ns |                            |
| Number of Failing Endpoints: | 10         |                            |
| Total Number of Endpoints:   | 127        |                            |
| Implemented Timing Report    |            |                            |
|                              |            |                            |

## **Utilization Reports:**

| Q                |                        |                             |                  |                          |                     |                  |  |  |
|------------------|------------------------|-----------------------------|------------------|--------------------------|---------------------|------------------|--|--|
| Name 1           | Slice LUTs<br>(303600) | Slice Registers<br>(607200) | Slice<br>(75900) | LUT as Logic<br>(303600) | Bonded IOB<br>(600) | BUFGCTRL<br>(32) |  |  |
| ∨ N question1    | 54                     | 66                          | 23               | 54                       | 20                  | 1                |  |  |
| <b>I</b> u2 (⊤X) | 31                     | 33                          | 12               | 31                       | 0                   | 0                |  |  |
| <b>I</b> u3 (RX) | 23                     | 33                          | 11               | 23                       | 0                   | 0                |  |  |

| Name 1           | Slice LUTs<br>(303600) | Slice Registers<br>(607200) | Slice<br>(75900) | LUT as Logic<br>(303600) | Bonded IOB<br>(600) | BUFGCTRL<br>(32) |
|------------------|------------------------|-----------------------------|------------------|--------------------------|---------------------|------------------|
| ∨ N question1    | 0.02%                  | 0.01%                       | 0.03%            | 0.02%                    | 3.33%               | 3.13%            |
| <b>■ u2</b> (TX) | 0.01%                  | <0.01%                      | 0.02%            | 0.01%                    | 0.00%               | 0.00%            |
| <b>I</b> u3 (RX) | <0.01%                 | <0.01%                      | 0.01%            | <0.01%                   | 0.00%               | 0.00%            |

### Question2:

In this question, i connected my fifo and rx-tx modules together. Used RX to get data from keyboard and writed these datas to the FIFO. FIFO has a read button and i can read the ASCII code of the keyboard input from leds. When FIFO is empty, TX sends an 'e' signal to the computer. When FIFO is full, TX sends a 'f' signal to the computer.

I choosed 115.200

**RTL Schematic** 



As it seems in the testbench, when FIFO reaches full, TX input changes to 'f' and sends just 1 "f" signal to the computer.



## For T = 8ns, timing report:

### Fmax = 109.122MHz

| Timing                       |            | Setup   Hold   Pulse Width |
|------------------------------|------------|----------------------------|
| Worst Negative Slack (WNS):  | -1.164 ns  |                            |
| Total Negative Slack (TNS):  | -11.449 ns |                            |
| Number of Failing Endpoints: | 10         |                            |
| Total Number of Endpoints:   | 299        |                            |
| Implemented Timing Report    |            |                            |

# **Utilization Report:**



## PIN PLAN

|                           |        |          |    |        |          |                 | - U            |             |
|---------------------------|--------|----------|----|--------|----------|-----------------|----------------|-------------|
| S D_LED[7]                | Output | PIN_W20  | 5A | B5A_N0 | PIN_W20  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[6]                  | Output | PIN_Y19  | 4A | B4A_N0 | PIN_Y19  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[5]                  | Output | PIN_W19  | 4A | B4A_N0 | PIN_W19  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[4]                  | Output | PIN_W17  | 4A | B4A_N0 | PIN_W17  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[3]                  | Output | PIN_V18  | 4A | B4A_N0 | PIN_V18  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[2]                  | Output | PIN_V17  | 4A | B4A_N0 | PIN_V17  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[1]                  | Output | PIN_W16  | 4A | B4A_N0 | PIN_W16  | 2.5 V           | 12mA (default) | 1 (default) |
| D_LED[0]                  | Output | PIN_V16  | 4A | B4A_N0 | PIN_V16  | 2.5 V           | 12mA (default) | 1 (default) |
| out busy                  | Output |          |    |        | PIN_AJ19 | 2.5 V (default) | 12mA (default) | 1 (default) |
| - clk                     | Input  | PIN_AA16 | 4A | B4A_N0 | PIN_AA16 | 2.5 V           | 12mA (default) |             |
| La data                   | Input  | PIN_AE22 | 4A | B4A_N0 | PIN_AE22 | 2.5 V           | 12mA (default) |             |
| read_button               | Input  | PIN_AA14 | 3B | B3B_N0 | PIN_AA14 | 2.5 V           | 12mA (default) |             |
| reset                     | Input  | PIN_AB12 | 3A | B3A_N0 | PIN_AB12 | 2.5 V           | 12mA (default) |             |
| tx_dataout                | Output | PIN_AA20 | 4A | B4A_N0 | PIN_AA20 | 2.5 V           | 12mA (default) | 1 (default) |
| < <new node="">&gt;</new> |        |          |    |        |          |                 |                |             |